# Novel operational transconductance amplifier based on floating gate MOSFET tunable grounded resistor

[Sumit Verma, Rishikesh Pandey]

Abstract—The design of tunable operational transconductance amplifier with wide linear range has become increasingly challenging with the scaling in the power supply voltage. Use of control voltage for the purpose of tunning often results in narrow linear range. In recent years the use of voltage as a control parameter has even become more difficult with the reduced supply voltage environment. In this paper, bias current approach is used to achieve the tunability of proposed FGTGR based OTA. The proposed circuit is developed using balanced CMOS OTA and FGTGR. A low-pass filter has also been proposed as an application of FGTGR based OTA. The proposed circuits have been simulated using 0.18 µm CMOS technology. The simulation results have been presented to show the effectiveness of the proposed circuits.

Keywords—OTA, FGTGR, transconductance, Tunability.

### I. Introduction

Operational Transconductance Amplifier (OTA) is a device that translates voltage inputs to current output. It is basically a voltage- controlled current source. More specifically the term "operational" comes from the fact that it takes the difference of two voltages as input for the current conversion [1]. When the transconductance of the OTA can be varied then it is known as tunable OTA. Tunable OTA is a versatile building block for analog signal processing. Tunable OTA are widely used to develop floating and grounded resistors, balanced output integrators, adders, subtractors, multipliers, g<sub>m</sub>-C active filters, automatic gain control circuits [2-4, 5] etc. Tunability is frequently accomplished by the use of MOS transistors functioning as source degeneration devices in the triode region [6-7]. There are numerous techniques to design linear tunable OTA based on MOS transistors functioning in saturation region. But most of them operate in voltage-control mode and the controllable voltage range is rather limited. Another method of tuning the transconductance  $(g_m)$  is by changing the bias current of the differential pair.

Sumit Verma Thapar University, Patiala India

Rishikesh Pandey Thapar University, Patiala India However transconductance is proportional to the square root of bias current which limits the allowable input swing. In the past various approaches have been suggested to make transconductance linearly dependent on bias current. EOTA [8] gives a new method to make  $g_m$  linearly dependent on  $I_B$ . However the structure is quite complicated because of the use of three balanced CMOS OTAs. In this paper, FGTGR based OTA, which uses two balanced CMOS OTAs [8] and a floating-gate MOSFET based tunable grounded resistor [9] is proposed. A low-pass filter has also been suggested as an application of the proposed FGTGR based OTA.

## **II. Circuit Descriptions**

### A. A balanced single-output CMOS OTA

The balanced CMOS OTA suggested in [8] is shown in Fig.1. The transistors  $M_1$ - $M_8$  are biased in the saturation region and the transistors  $M_1$  and  $M_2$  are perfectly matched. Using KCL at the output node, the output current ( $i_{out}$ ) is given as

$$_{\text{out}} = I_2 - I_1 \tag{1}$$

where  $I_1$  and  $I_2$  are drain currents of transistors  $M_1$  and  $M_2$ , respectively and are given as

$$I_{1} = \frac{\mu C_{0X} W_{1}}{L_{1}} (V_{GS1-} V_{T})^{2}$$
(2)

$$I_2 = \frac{\mu C_{0X} W_2}{L_2} (V_{GS2-} V_T)^2$$
(3)

where  $V_T$  is the threshold voltage,  $\mu$  is carrier mobility,  $C_{ox}$  is the channel capacitance per unit area,  $W_1$ &  $W_2$  are channel width and  $L_1$ & $L_2$  are channel length of transistor  $M_1$  and  $M_2$  respectively.



Fig.1. Schematic diagram of a balanced CMOS OTA [8]



Using equations (1), (2) and (3) the output current ( $i_{out}$ ) is given as

$$i_{out} = \sqrt{2I_BK} V_{in} \sqrt{1 - \frac{kV_{in}^2}{2I_B}}$$
 for  $-\sqrt{\frac{I_B}{K}} \ll V_{in} \ll \sqrt{\frac{I_B}{K}}$  (4)

The transconductance  $(g_m)$  can be obtained by differentiating equation (4) as

$$g_{\rm m} = \sqrt{2I_{\rm B}K} \quad \text{for} \quad -\sqrt{\frac{I_{\rm B}}{K}} \ll V_{\rm in} \ll \sqrt{\frac{I_{\rm B}}{K}}$$
(5)

Using equation (4) and (5), the output current reduces to

$$i_{out} = g_m V_{in} = \sqrt{2I_B K} V_{in}$$
(6)

From equations (5) and (6) it is clear that transconductance  $(g_m)$  and output current  $(i_{out})$  both depend on bias current  $I_B$  but relationship is non-linear. In [8], it has also been suggested that by using three balanced CMOS OTAs, the linear relationship between the transconductance  $(g_m)$  and biased current  $(I_B)$  can be achieved.

#### B. Proposed FGTGR based OTA

The proposed FGTGR based OTA is shown in Fig. 2. The circuit has been developed using two balanced CMOS OTAs and one FGTGR. The OTA<sub>1</sub> converts a differential input voltage into a current  $i_{o1}$ , which flows into the FGTGR. The second OTA (OTA<sub>2</sub>) converts the voltage drop (V<sub>R</sub>) across FGTGR into the output current.





The voltage drop  $(V_R)$  across the FGTGR is given as

$$V_{\rm R} = i_{\rm o1} R \tag{7}$$

where  $i_{01}$  is the output current of OTA<sub>1</sub> and R is the resistance of FGTGR which is given by

$$R = \frac{V_{in}}{I_{in}} = \frac{1}{K_n (k_1 V_C + k_2 V_b - V_T)}$$
(8)

where  $k_1 = C_1/C_T$  and  $k_2 = C_2/C_T$  are the capacitive coupling ratios,  $C_1$  and  $C_2$  are capacitances between floating-gate and control voltages,  $C_T$  is the total capacitance  $(C_T=C_1+C_2)$ ,  $V_C$  is the control voltage,  $V_b$  is the bias voltage and  $V_{in}$  is the input voltage.

Using equation (6) and (7) the voltage drop ( $V_R$ ) across FGTGR can be written as

$$V_{\rm R} = i_{\rm o1}R = g_{\rm m1}V_{\rm in}R \tag{9}$$

where  $g_{ml=}\sqrt{2I_{B1}K}$  is the transconductance of OTA<sub>1</sub>.

The OTA<sub>2</sub> convert the voltage drop  $V_R$  into output current  $(i_{out})$  given as

$$i_{out} = g_{m2} V_R \tag{10}$$

where  $g_{m2=\sqrt{2I_{B2}K}}$  is the transconductance of OTA<sub>2</sub>.

Using equations (9) and (10) the output current  $(i_{\mbox{\scriptsize out}})$  is given as

$$i_{out} = g_{m2}g_{m1}V_{in}R \tag{11}$$

or

$$i_{out} = g_{mT} V_{in} \tag{12}$$

where  $g_{mT} = g_{m1}g_{m2}R$  is the total transconductance of circuit

A low-pass filter (LPF) using FGTGR based OTA is shown in Fig. 3



Fig. 3. Low-Pass Filter using proposed FGTGR based OTA

## III. Simulation Results

The proposed circuits have been simulated using 0.18  $\mu$ m CMOS technology. The circuit is operated at the supply voltages of  $\pm 0.5$ V. The transistors dimensions of proposed FGTGR based OTA are listed in Table I.



Table I: Transistor Sizing

| MOSFETS                             | W(µm) | L(µm) |
|-------------------------------------|-------|-------|
| $M_1$ - $M_2$ , $M_{10}$ - $M_{11}$ | 25    | 0.5   |
| $M_3$ - $M_8$ , $M_{12}$ - $M_{17}$ | 22    | 0.5   |
| M <sub>9</sub>                      | 20.84 | 0.5   |

The DC characteristics of the proposed FGTGR based OTA of Fig. 2 are shown in Fig. 4. The plot is drawn between output current ( $I_{OUT}$ ) and the input voltage ( $V_{in}$ ) for the different DC bias currents ( $I_B$ ), which show that the proposed FGTGR based OTA converts input voltage into output current.



Fig. 4. DC Characteristics of the proposed FGTGR based OTA

The frequency response of the proposed FGTGR based OTA is shown in Fig. 5. From Fig. 5, it is clear that -3dB frequency of the circuit is 22 MHz.



Fig. 5. Frequency response of the proposed FGTGR based OTA

The cut-off frequencies of low pass filter using proposed FGTGR based OTA for different values of biased current  $I_B$  is listed in Table II.

Table II: Cut-Off frequencies of LPF for different values of bias current  $I_{B_{.}}$ 

| Bias Current | Cut-Off Frequencies |  |  |
|--------------|---------------------|--|--|
| 90 µA        | 18 KHz              |  |  |
| 110 µA       | 20 KHz              |  |  |
| 130 µA       | 24.5 KHz            |  |  |
| 150 µA       | 28.7 KHz            |  |  |

Table III compares the circuit parameters of proposed FGTGR based OTA with different OTAs available in literature [5, 8, 10, 11]. From the table, it can be seen that the proposed FGTGR based OTA has lower supply voltage requirement and lower power dissipation.

Table III Comparison of the proposed FGTGR based OTA with the previous OTAs

|                            | This<br>Work  | [5]     | [8]     | [10]    | [11]          |  |  |
|----------------------------|---------------|---------|---------|---------|---------------|--|--|
| CMOS<br>Tech.              | 0.18 µm       | 0.35µm  | 0.5µm   | 0.5µm   | 0.5µm         |  |  |
| V <sub>DD</sub> (V)        | 1             | 2.5     | 5       | 3.3     | 3.3           |  |  |
| Tunability                 | Current       | Voltage | Current | Voltage | Current       |  |  |
| HD3                        | -39dB         | NA      | NA      | NA      | -83dB         |  |  |
| Power                      | 6.19x10<br>-9 | NA      | NA      | NA      | 1.25x10<br>-3 |  |  |
| -3dB<br>Bandwidth(<br>MHz) | 22            | 146     | 47      | NA      | NA            |  |  |

\* Not Available

## **IV.** Conclusion

In this paper, a low-voltage FGTGR based OTA has been proposed. The proposed circuit consist of two balanced CMOS OTAs and a FGTGR. The transconductance  $(g_m)$  and output current of the proposed circuit is varied either by bias current or resistance of FGTGR. One of the applications such as low-pass filter based on the proposed circuit has also been suggested, whose cut-off frequency can be varied either by changing the bias current or by changing the resistance of the FGTGR.



#### REFERENCES

- [1]. K.R. Laker and and W.M.C. Sansen, "Design of Analog Integerated Circuit and systems", Mcgraw-Hill, New York, 1994, pp. 408-412.
- [2]. Behzad Razavi, "Design of Analog CMOS Integrated Circuits," Tata McGraw-Hill Publishing Company Limited, 2002.
- [3]. B Johns, D.A. and Martin K., "Analog Integrated Circuit Design," John Wiley and Sons, 1997, pp. 574-576.
- [4]. E. Sanchez-Sinencio and J.Silva-Martinez, "CMOS transconductance amplifiers, architectures and active filters: a tutorial," *IEE Proc. G. Circuits Devices syst.*, Vol.147, Feb. 2000, pp. 3-12.
- [5]. Vijaya bhadauria, Krishna Kant, Swapna Banerjee, "A tunable transconductor with high linearity," *IEEE Asia Pacific Conference on Circuit and system*, Dec. 2010, pp. 5-8.
- [6]. Meghraj Kachare, Antonio J. Lopez-Martin, Jaime Ramirez-Angulo and Ramon G. Carvajal, "A Compact Tunable CMOS Transconductor with Linearity," IEEE Transactions on Circuits and Systems II: Express Briefs, Feb. 2005, pp. 82-84.
- [7]. Z. Czarnul and S. tagaki, "Design of linear tunable CMOS differential transconductor cells," *Electronic Letters*, Oct. 1990, pp. 1809-1811.
- [8]. Kaewdang K, Surakampontorn W, "On the realization of electronically current tunable CMOS OTA," *International Journal of Electronics and Communications*, May 2007, pp. 300–306.
- [9]. Rishikesh Pandey, Maneesha Gupta, "FGMOS based tunable grounded resistor," *Analog Integrated Circuits and Signal Processing*, July 2010, pp. 437-443.
- [10]. Mahmoud SA and Soliman A.M, "CMOS balanced output transconductor and application for analog VLSI", *Microelectronics Journal*, Vol. 30, Jan. 1999, pp. 29–39.
- [11]. C.Luján-Martínez, Ramon Gonzalez Carvajal, "A tunable pseudo-differential OTA with – 78 db THD consuming 1.25 mw," *IEEE Transactions on circuits* and systems, Vol. 55, June 2008, pp. 527-531.

About Author (s):



**Sumit Verma** is currently pursuing M.Tech in VLSI Design & CAD from Thapar University,Patiala. He received his B.Tech degree from Punjab Technical University, Jalandhar in 2010. His research interests are in the areas of Analog and Digital Integrated Circuits and Microprocessors.



**Rishikesh Pandey** is presently working as Assistant Professor at Thapar University, Patiala. His teaching and research interests are in the areas of Analog & Digital VLSI Design and Analog Signal Processing.

